East Coast Datacom, Inc. 245 Gus Hipp Boulevard Suite 3 Rockledge FL. USA 32955-4812 |
Business Hours 7:00AM to 5:00PM EST Support: (321) 637-9922 www.ecdata.com |
to display the assigned IP Address via
the front panel LEDs.
The text in this button will change to REDwhen
any of the BERT Tester options have been changed.
This is a reminder that the desired changes have
not yet been sent to the RDS+ unit.
return the selected items to the previous setting.
The cancel is complete when the Submit button
is no longer RED.
disables the BERT Tester.
the mode of the BERT Tester.
on the Port A to Port B path.
The text in this button will change to RED when any of the Path
options have been changed.
This is a reminder that the desired changes have not yet been
sent to the RDS+ unit.
and return the selected items to their previous setting.
The cancel is complete when the Submit button is no longer RED.
data clock as read
at Port A.
data clock as read
at Port A.
or disables Data Delays on the
PortA to PortB Path.
Enabling the BERT Generator disables
the Data Delay buffer on this path.
at Port B so that data received into
Port A is looped back out Port A.
the correct Port A data clock range must be selected.
If this range is incorrect the Data Delay will operate but the
desired MS delay will be inaccurate.
on the PortA to PortB Path.
Burst errors will occur for a burst of
milliseconds as set by Duration, then
the an Interval of selected milliseconds
will pass until the next burst.
The type and rate of error during the
burst period can be selected.
Errors on the PortA to PortB Path.
Random errors will occur
continuously at the Rate selected.
single one-time bit error on
the PortA to PortB Path.
The text in this button will change to RED when any of the Clock Source options have been changed.
This is a reminder that the desired changes have not yet been sent to the RDS+ unit.
the selected items to their previous setting.
The cancel is complete when the Submit button is no longer RED.
is physically in Port A.
The data clock sources are automatically set
to default values for the boards that are
selected here.
is physically in Port B.
The data clock sources are automatically set
to default values for the boards that are
selected here.